Design-for-Test (DFT) Engineer - Singapore
ByteDance
Design
Singapore
Posted on Aug 5, 2025
Design-for-Test (DFT) Engineer - Singapore
Singapore Regular R&D - Hardware Job ID: A121322
Responsibilities
Team Introduction The Silicon Platform Team acts as the core R&D middleware group for chip development within the company. The team covers the full spectrum of the chip design flow, including Logic Synthesis, Design for Testability (DFT), Backend Design, Physical and STA (Static Timing Analysis) Signoff, as well as Power Integrity, IR drop, and Electromagnetic Compatibility (Power/IR/EM). The team also oversees tape-out, mass production, packaging, testing, and board-level verification. They collaborate closely with front-end chip teams across business units to drive R&D progress and mass production deployment for chip. Responsibilities 1. Responsible for DFT-related work in SoC chips, including Scan, MBIST, ATPG, Boundary Scan, IP test etc. 2. Collaborate closely with STA, physical design, and power engineers to debug and resolve DFT-related Timing/Power-IR problems. 3. Work in partnership with test engineers to bring up test vectors on silicon and ensure successful testing.
Qualifications
Minimum Qualifications 1. Master's degree or above, majoring in Microelectronics, Electronics, Computer Science or related fields, with more than 2 years of DFT work experience. 2. Proficient in scripting skills (such as TCL, Perl, Python, etc.). 3. Skilled in using DFT EDA tools and mastering DFT principles and methods. Preferred Qualifications 1. Familiarity with synthesis/STA is preferred. 2. Good team spirit and a serious and responsible work attitude. 3. Good communication skills and fluent in English reading and writing.